



#### Advanced Micro-controllers - ARM

DESD @ Sunbeam Infotech



- Rents > door open - OSC -> RC/XTAL Freq = F Hz Period (T) = I sec. Counter value = N Time (t) = NxT = N sec t = H x 1000 ms



### Corten-M exception / interrupt table





# SysTick Timer

- SysTick timer is tightly coupled with Cortex-M core. SysTick timer is tightly coupled with Cortex-M core.
- Provides portable time-base (periodic timer interrupts) for applications/embedded OS
- Exception vector (15) with programmable priority.
- 24-bit down counter that generates exception when timer counter clears.







| ,    | vector tab | باو |
|------|------------|-----|
| 8    | Himi 42M   |     |
| (    | Reset      |     |
| 2    |            |     |
| 3.   |            |     |
| 4    |            |     |
| 5    |            |     |
|      |            |     |
| 67:  | Reversed   |     |
| 100  |            |     |
| 12   |            |     |
| 13   |            |     |
| 14   |            |     |
| اح   | systick    |     |
| ا عا | Pers       |     |
|      | ;          |     |
| •    |            | l   |

## SysTick Timer

- Registers (0xE000 E010)
  - STCTRL
    - Bit 0: Enable (1) or Disable (0)
    - Bit 1: Interrupt (1) or No Intr (0)
    - Bit 2: CCLK (1) or External (0)
    - Bit 16: Counter flag (Count→0)
  - RELOAD
    - 24-bit reload value
  - CURR
    - Timer counter (VAL)

volatile vint32\_t jiffies;

void SysTick\_Handler(void) {





# Basic Timer (Time)





#### Internal clock (CK\_INT) General Purpose Timers TIMxCLK from RCC Trigger **ETRF** controller Polarity selection & edge ETRP Input filter TRGO ETR TIMx\_ETR detector & prescaler to other timers to DAC/ADC ITR0 TGI ITR . ITR1 ~ Slave TRC TRGI Reset, enable, up, count controller ITR3 mode 16- Pit TI1F\_ED Encoder TI1FP1 TI2FP2 interface Auto-reload register UI V\_ Stop, clear or up/down evest CK\_PSC PSC CK\_CNT CNT counter prescaler CC1I, CC1I 0C1REF XOR TI1FP1 Output OC1 TIMx\_CH1 IC1PS Input filter & TI1 Capture/Compare 1 register TI1FP2 Prescaler control edge detector TIMx\_CH1 TRC-CC2I CC2I ~ U TI2FP1 Output OC2 TIMx\_CH2 TI2 Input filter & OC2REF Capture/Compare 2 register TIMx\_CH2 TI2FP2 Prescale edge detector TRC CC3I CC3I 10C3REF TI3FP3 Output OC3 TIMx\_CH3 IC3PS Input filter & Capture/Compare 3 register TI3 TI3FP4 Prescaler TIMx\_CH3[ control edge detector TRC-CC4I CC4I ~**▼** U TI4FP3L TI4 Input filter & Output OC4 IC4PS OC4REF Capture/Compare 4 register TIMx\_CH4[ →TIMx\_CH4 TI4FP4 Prescale edge detector control TRC **ETRF**









#### STM32 PLL 72 MHz Config







Thank you!

Nilesh Ghule <nilesh@sunbeaminfo.com>

